## ATLAS Internal Note INDET-NO-201 5 March 1998

# Thermal simulation of ATLAS barrel SCT modules - I

T. Kondo, T. Haruyama, T. Kohriki, H. Iwasaki, S. Terada, Y. Unno

KEK, High Energy Accelerator Organization Institute of Particle and Nuclear Study 1-1, Oho, Tsukuba-shi, 305, japan

May 27, 1997

#### Abstract

A finite element thermal analysis is performed for the various configurations of the ATLAS barrel SCT module. The design of the module are based on the recent proposal by RAL to reduce the overall radiation thickness of the module. Its several variations are also evaluated. The main goal of the present calculation is to estimate the safety margin for the thermal runaway.

### 1. Module models

\_

Eight different module geometries as listed in Table 1 are evaluated. Figure 1 shows the mod-

Table 1 Module models

| model     | description                                                  |
|-----------|--------------------------------------------------------------|
| model-RAL | Original model given by RAL in mid March, 1997               |
| model-1   | BeO picture-frame baseboard                                  |
| model-2   | model-1 but with a longer PG basebaord                       |
| model-3   | model-1 but the baseboard is all made of PG                  |
| model-4   | model-3 with no thermal connection on the other bridge side  |
| model-5   | model-3 added by BeO stiffeners on both sides of PG tongues. |
| model-6   | suggested by Y. Unno                                         |
| model-8   | model-6 but PG extended to the cooling-side edge             |

el-RAL proposed by RAL in mid-March 1997. This design is a new attempt in order to reduce the effective material thickness of the ATLAS barrel SCT module.

Triggered by this attempt, variations of the design are proposed at KEK from models 1 to 8. Essential change is the shape and configuration of the baseboard on which both silicon microstrip detectors are attached. The baseboard provides not only the mechanical stiffness for support but also the thermal path from the detector to the cooling channel.

model-RAL model-1 52 96 91 8 325 71.0 105 71.6 61.6 — 55.6 68.1 58.6 20 PG1300 PG1300 40.52 300 PG1 23.08 8 2<sup>L</sup> 5 4 4.5 -13 35 -17 62 100 105 model-2 model-3, 4 91 8 57 8 5 71.6 71.6 68.1 20 ឧ 40.52 PG1300 40.52 PG1300 23.08 23.08 5 5 -13 -13 105 105 model-6 model-5 8 57 5 71 93 99 71.3 71.6 uuu64.3 64.6 18.75 20 40.52 40.52 PG1300 PG1300 23.08 23.08 5 -0.7 -1 BeO stiffner -13.7 -13 105 105 45 model-8 57 93 Ε 71.3 D 64.3 18.75 seO baseboard BeO 40.52 PG1300 23.08 PG -13.7 105 45

Figure 2 shows the configuration of the baseboard.

Figure 2 Design on the baseboard.

### 2. Thermal simulation

A finite-element thermal simulation is done using program ANSYS 5.1. A 3-D thermal and electrical solid elements is used. The thermal conductivity used in the program is listed in Table 2.

| material        | conductivity (W/m·K)              | material      | conductivity (W/m·K)             |
|-----------------|-----------------------------------|---------------|----------------------------------|
| silicon         | 130                               | BeO           | 280                              |
| PG1300          | 1300 (tangential)<br>3.5 (normal) | PG700         | 700 (tangential)<br>3.5 (normal) |
| thermal glue    | 0.5                               | Kapton hybrid | 0.25                             |
| air             | 0.0245                            | BeO hybrid    | 280                              |
| quartz (fan-in) | 0.15                              | bonding wire  | 150                              |

Table 2 Thermal conductivity of material used in the ANSYS simulation

For simplicity, the effects of surface convection and radiation emission are not included.

The cooling pipe is not included in the simulation. Instead, the temperature constraint is imposed at the contact of the cooling channel. The open triangle marks in the design figures show the location of this external constraint.

Heat generation in the electronics is simulated by usual bulk heat generation provided in AN-SYS. The total heat generation in electronics is 3 or 4 Watts, corresponding to 1.5 or 2 W per side. 87% of the heat is assumed to be generated in the 1st chips  $(1 \times w \times h = 7.2 \times 4.0 \times 0.35 \text{ mm}^3)$  and the rest is generated in the 2nd chip  $(1 \times w \times h = 7.2 \times 5.5 \times 0.35 \text{ mm}^3)$ .

The heat generation in the bulk of the radiation-damaged silicon detector is due to the bulk leakage current. The leakage current is known to have a strong temperature dependence:

$$\mathbf{L}_{\text{leak}} \propto \mathbf{T}^2 \cdot \mathbf{e}^{-\frac{\mathbf{E}_{g}}{2\mathbf{k}_{B}\mathbf{T}}}$$

where  $E_g$  is the effective gap energy of about 1.23 eV and  $k_B$  is the Boltzmann constant. In AN-SYS program, the electrical resistance of material can be made temperature dependent. An electro-thermal element is assigned for the bulk part of the silicon detector and it is assumed to carry an electrical conductance with the same temperature dependence as that of the leakage current. With this trick, one manages to simulate the temperature dependence of heat generation by the leakage current [1].

The thermal simulation has been demonstrated to work very well when it is compared with the thermal experiments using heater as well as actual radiation damaged detectors [1,2].

### 3. Results of thermal simulation

#### 3-1. Thermal runaway point

Thermal simulation is performed for various models by varying the heat generation in the detector bulk. Since the heat generation strongly depends on temperature, it is decided to use the heat generation per mm<sup>2</sup> (of 300  $\mu$ m thick silicon detector) at 0°C as a standard parameter. Actual heat generation is calculated using the T-dependence give above.



| model     | T <sub>Si</sub> min.(°C) | T <sub>Si</sub> max.(°C) |
|-----------|--------------------------|--------------------------|
| model-RAL | -1.63                    | 1.50                     |
| model-1   | -3.37                    | 0.53                     |
| model-2   | -4.79                    | -1.03                    |
| model-3   | -6.36                    | -3.47                    |
| model-4   | -6.35                    | -3.91                    |
| model-5   | -8.18                    | -5.42                    |
| model-6   | -7.65                    | -4.45                    |
| model-8   | -8.17                    | -4.91                    |

Table 3 Min and max of the  $\mathrm{T}_{\mathrm{silicon}}$  at no bulk heat generation

including safety from the runaway point.

This view is noticed after all the calculation was finished. New series of simulation is of necessity in order to verify the present (tentative) conclusion as well as to find better module design.

#### References

[1] T. Kohriki et al., Cooling Test and Thermal Simulation of Silicon Microstrip Detectors for High Luminosity Operation, ATLAS Internal Note INDENT-NO-094.

[2] T. Kohriki et al., First Observation of Thermal Runaway in the Radiation Damaged Silicon Detector, IEEE Trans. Nucl. Sci. 43 (1996) 1200-1202